Part Number Hot Search : 
UL1611 33000 2N646 42S16 UGSP15D TC74H MAN3H40 ZN448
Product Description
Full Text Search
 

To Download AD8134ACP-R2 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  triple differential driver with sync-on-common-mode ad8134 rev. a information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781.329.4700 www.analog.com fax: 781.461.3113 ? 2005 analog devices, inc. all rights reserved. features triple high speed differential driver 225 mhz, ?3 db large signal bandwidth 450 mhz, ?3 db small signal bandwidth easily drives 1.4 v p-p video signal into doubly terminated 100 utp cable 1600 v/s slew rate fixed internal gain of 2 internal common-mode feedback network output balance error ?60 db @ 50 mhz on-chip sync-on-common-mode circuitry output pull-down feature for line isolation differential input and output differential-to-differential or single-ended-to-differential operation high isolation between amplifiers: 80 db @ 10 mhz low distortion: 64 db sfdr @ 10 mhz on 5 v supply, r l, dm = 200 low offset: 3 mv typical output-referred on 5 v supply low power: 26.5 ma @ 5 v for three drivers and sync circuitry wide supply voltage range: +5 v to 5 v available in space-saving packaging: 4 mm 4 mm lfcsp applications keyboard-video-mouse (kvm) networking general description the ad8134 is a major advancement beyond using discrete op amps for driving differential rgb signals over twisted pair cable. the ad8134 is a triple, low cost differential or single- ended input to differential output driver, and each amplifier has a fixed gain of 2 to compensate for the attenuation of the line termination resistors. the ad8134 is specifically designed for rgb signals but can be used for any type of analog signals or high speed data transmission. the ad8134 is capable of driving either category 5 (cat-5) unshielded twisted pair (utp) cable or differential printed circuit board transmission lines with minimal signal degradation. a unique feature that allows th e user to transmit balanced horizontal and vertical video sync signals over the three common-mode channels with minimal electromagnetic interference (emi) radiation is included on-chip. the outputs of the ad8134 can be set to a low voltage state that allows easy differential multiplexing of multiple drivers on the same twisted pair cable, when used with external series diodes. functional block diagram ad8134 opd 1 v s? 2 ?in r 3 +in r 4 v s? 5 sync level v s+ (sync) ?in b +in b v s? 18 17 16 15 14 ? out r 6 ?out b 13 v s+ ?in g +in g v s? (sync) v sync 24 23 22 21 20 h sync 19 +out r v s+ +out g ?out g v s+ 7 8 9 10 11 +out b 12 2 r g b 04770-001 figure 1. frequency (mhz) output balance error (db) 0 ?20 ?10 ?40 ?30 ?60 ?50 ?80 ?70 ?100 ?90 1 10 100 500 v s = +5v v s = 5v v out, dm = 2v p-p v out, cm / v out, dm 04770-018 figure 2. output balance vs. frequency the ad8134 driver is a natural complement to the ad8143, ad8129 , and ad8130 differential receivers. manufactured on the analog devices next generation xfcb bipolar process, the ad8134 has a large signal bandwidth of 225 mhz and a slew rate of 1600 v/s. the ad8134 has an internal common-mode feedback feature that provides output gain and phase matching that is balanced to ?60 db at 50 mhz, suppressing harmonics and reducing radiated emi. the ad8134 is available in a 24-lead lfcsp and can operate over the ?40c to +85c extended industrial temperature range.
ad8134 rev. a | page 2 of 20 table of contents features .............................................................................................. 1 applications ....................................................................................... 1 general description ......................................................................... 1 functional block diagram .............................................................. 1 revision history ............................................................................... 2 specifications ..................................................................................... 3 absolute maximum ratings ............................................................ 5 thermal resistance ...................................................................... 5 esd caution .................................................................................. 5 pin configuration and function descriptions ............................. 6 typical performance characteristics ............................................. 7 theory of operation ...................................................................... 12 definition of terms .................................................................... 12 analyzing an application circuit ............................................. 12 closed-loop gain ...................................................................... 12 calculating an application circuits input impedance ......... 13 input common-mode voltage range in single-supply applications ................................................................................. 13 driving a capacitive load ......................................................... 13 output pull-down (opd) ........................................................ 13 sync-on-common-mode ......................................................... 14 applications ..................................................................................... 15 driving rgb video over cat-5 cable .................................... 15 how to apply the output pull-down feature ....................... 16 kvm networks ........................................................................... 16 video sync-on-common-mode ............................................. 16 level-shifting sync pulses on 5 v supplies .......................... 17 layout and power supply decoupling considerations ......... 18 amplifier-to-amplifier isolation ............................................. 18 exposed paddle (ep) .................................................................. 18 outline dimensions ....................................................................... 19 ordering guide .......................................................................... 19 revision history 10/05rev. sp0 to rev. a changes to features and general description ............................. 1 changes to figure 32...................................................................... 14 changes to figure 33...................................................................... 15 changes to figure 34...................................................................... 17 added level-shifting sync pulses on 5 v supplies section ... 17 changes to ordering guide .......................................................... 19 7/04revision sp0: initial version
ad8134 rev. a | page 3 of 20 specifications v s = 5 v, h sync and v sync = v s? , r l, dm = 200 @ 25c, unless otherwise noted. t min to t max = ?40c to +85c. table 1. parameter conditions min typ max unit differential input performance dynamic performance ?3 db small signal bandwidth v o = 0.2 v p-p 450 mhz ?3 db large signal bandwidth v o = 2 v p-p 225 mhz bandwidth for 0.1 db flatness v o = 0.2 v p-p 60 mhz v o = 2 v p-p 55 mhz slew rate v o = 2 v p-p, 25% to 75% 1600 v/s settling time to 0.1% v o = 2 v step 15 ns isolation between amplifiers f = 10 mhz, between amplifier r and amplifier g 80 db differential input characteristics input common-mode voltage range ?5 to +5 v input resistance differential 1.5 k single-ended input 1.13 k input capacitance differential 1 pf dc cmrr v out, dm /v in, cm , v in, cm = 1 v ?48 db differential output characteristics differential signal gain v out, dm /v in, dm , v in, dm = 1 v 1.920 1.955 2.000 v/v output voltage swing each single-ended output v s? + 1.9 v s+ ? 1.6 v output offset voltage ?24 +4 +24 mv output offset drift t min to t max 30 v/c output balance error f = 50 mhz ?60 db dc ?70 ?54 db output voltage noise (rto) f = 1 mhz 25 nv/hz output short-circuit current 90 ma common-mode sync performance sync dynamic performance slew rate v out, cm = ?1 v to +1 v; 25% to 75% 1000 v/s h sync and v sync inputs input low voltage v s? to ?2.75 v input high voltage ?2.25 to v s + v sync level input input voltage range for linear operation v setting to achieve 0.5 v pulse levels v s? + 0.5 v gain to red common-mode output v o, cm /v sync level 0.95 1.02 1.07 v/v gain to green common-mode output v o, cm /v sync level 1.91 2.04 2.14 v/v gain to blue common-mode output v o, cm /v sync level 0.95 1.02 1.07 v/v power supply operating range +4.5 6 v quiescent current 31 33 ma psrr v out, dm /v s ; v s = 1v ?54 ?48 db output pull-down performance opd input low voltage v s? to v s+ ? 4.15 v opd input high voltage v s+ ? 3.15 to v s+ v opd input bias current 67 90 a opd assert time 100 ns opd de-assert time 100 ns output voltage when opd asserted each output, opd input @ v s + v s? + 0.86 v s? + 0.90 v
ad8134 rev. a | page 4 of 20 v s+ = 5 v, v s? = 0 v, h sync and v sync = v s? , r l, dm = 200 @ 25c, unless otherwise noted. t min to t max = ?40c to +85c. table 2. parameter conditions min typ max unit differential input performance dynamic performance ?3 db small signal bandwidth v o = 0.2 v p-p 400 mhz ?3 db large signal bandwidth v o = 2 v p-p 200 mhz bandwidth for 0.1 db flatness v o = 0.2 v p-p 50 mhz slew rate v o = 2 v p-p, 25% to 75% 1400 v/s settling time to 0.1% v o = 2 v step 14 ns isolation between amplifiers f = 10 mhz, between amplifier r and amplifier g 75 db differential input characteristics input common-mode voltage range 0 to 5 v input resistance differential 1.5 k single-ended input 1.13 k input capacitance differential 1 pf dc cmrr v out, dm /v in, cm , v in, cm = 1 v ?48 db differential output characteristics differential signal gain v out, dm /v in, dm , v in, dm = 1 v 1.920 1.955 2.000 v/v output voltage swing each single-ended output v s? + 1.25 v s+ ? 1.15 v output offset voltage ?24 3 +24 mv output offset drift t min to t max 30 v/c output balance error f = 50 mhz ?60 db dc ?70 ?54 db output voltage noise f = 1 mhz 25 nv/hz output short-circuit current 90 ma common-mode sync performance sync dynamic performance slew rate v out, cm = ?1 v to +1 v; 25% to 75% 700 v/s h sync and v sync inputs input low voltage v s? to 1.10 v input high voltage 1.40 to v s+ v sync level input input voltage range for linear operation v setting to achieve 0.5 v pulse levels v s? + 0.5 v gain to red common-mode output v o, cm /v sync level 0.97 1.02 1.06 v/v gain to green common-mode output v o, cm /v sync level 1.94 2.03 2.10 v/v gain to blue common-mode output v o, cm /v sync level 0.96 1.02 1.05 v/v power supply operating range +4.5 6 v quiescent current 26.5 27.5 ma psrr ?54 ?48 db output pull-down performance opd input low voltage v s? to v s+ ? 3.85 v opd input high voltage v s+ ? 2.85 to v s+ v opd input bias current 63 80 a opd assert time 100 ns opd de-assert time 100 ns output voltage when opd asserted each output, opd input @ v s + v s? + 0.79 v s? + 0.82 v
ad8134 rev. a | page 5 of 20 absolute maximum ratings table 3. parameter rating supply voltage 12 v h sync , v sync , sync level v s power dissipation see figure 3 input common-mode voltage v s storage temperature range ?65c to +125c operating temperature range ?40c to +85c lead temperature (soldering 10 sec) 300c junction temperature 150c stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. thermal resistance ja is specified for the worst-case conditions, that is, ja is specified for the device soldered in a circuit board in still air. table 4. thermal resistance with the underside pad thermally connected to a copper plane package type/pcb type ja unit 24-lead lfcsp/4-layer 70 c/w maximum power dissipation the maximum safe power dissipation in the ad8134 package is limited by the associated rise in junction temperature (t j ) on the die. at approximately 150c, which is the glass transition temperature, the plastic changes its properties. even temporarily exceeding this temperature limit can change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ad8134. exceeding a junction temperature of 175c for an extended period can result in changes in the silicon devices potentially causing failure. the power dissipated in the package (p d ) is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. the quiescent power is the voltage between the supply pins (v s ) times the quiescent current (i s ). the load current consists of differential and common-mode currents flowing to the loads, as well as currents flowing through the internal differential and common- mode feedback loops. the internal resistor tap used in the common-mode feedback loop places a 4 k differential load on the output. rms output voltages should be considered when dealing with ac signals. airflow reduces ja . in addition, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes reduce the ja . the exposed pad on the underside of the package must be soldered to a pad on the pcb surface that is thermally connected to a pcb plane to achieve the specified ja . figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 24-lead lfcsp (70c/w) on a jedec standard 4-layer board with the underside paddle soldered to a pad that is thermally connected to a pcb plane. ja values are approximations. 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 ?40 ?20 0 20 40 60 lfcsp 80 ambient temperature ( c) maximum power dissipation (w) 04770-017 figure 3. maximum power dissipation vs. temperature for a 4-layer board esd caution esd (electrostatic discharge) sensitive device. electros tatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge wi thout detection. although this product features proprietary esd protection circuitry, permanent dama ge may occur on devices subjected to high energy electrostatic discharges. therefore, proper esd pr ecautions are recommended to avoid performance degradation or loss of functionality.
ad8134 rev. a | page 6 of 20 pin configuration and fu nction descriptions ad8134 opd 1 v s? 2 ?in r 3 +in r 4 v s? 5 sync level v s+ (sync) ?in b +in b v s? 18 17 16 15 14 ? out r 6 ?out b 13 v s+ ?in g +in g v s? (sync) v sync 24 23 22 21 20 h sync 19 +out r v s+ +out g ?out g v s+ 7 8 9 10 11 +out b 12 2 r g b 04770-001 figure 4. 24-lead lfcsp table 5. pin function descriptions pin no. mnemonic description 1 opd output pull down. 2, 5, 14, 21 v s? negative power supply voltage. 3 ?in r inverting input, red amplifier. 4 +in r noninverting input, red amplifier. 6 ?out r negative output, red amplifier. 7 +out r positive output, red amplifier. 8, 11, 17, 24 v s+ positive power supply voltage. 9 +out g positive output, green amplifier. 10 ?out g negative output, green amplifier. 12 +out b positive output, blue amplifier. 13 ?out b negative output, blue amplifier. 15 +in b noninverting input, blue amplifier. 16 ?in b inverting input, blue amplifier. 18 sync level the voltage applied to this pin controls the amplitude of the sync pulses that are applied to the common-mode voltages. 19 h sync horizontal sync pulse input. 20 v sync vertical sync pulse input. 22 +in g noninverting input, green amplifier. 23 ?in g inverting input, green amplifier. ad8134 + ? 53.6 53.6 r l, dm 200 v out, dm + ? 0.1 f on all v s? pins 1.5k v test test signal source 50 ?5v 50 750 750 midsupply 0.1 f on all v s+ pins 1.5k +5v v s+ v s? 04770-034 figure 5. basic test circuit
ad8134 rev. a | page 7 of 20 typical performance characteristics v s = 5 v, r l, dm = 200, t a = 25c, h sync and v sync = v s? , unless otherwise noted. frequency (mhz) gain (db) ?3 1 10 100 1000 9 0 3 6 ?40c +25c +85c v out, dm = 200mv p-p 04770-019 figure 6. small signal frequency response at various temperatures frequency (mhz) gain (db) 9 6 0 3 ?3 ?6 1 10 100 1000 v s = +5v v out, dm = 2v p-p v s = 5v 04770-020 figure 7. large signal frequency response for various power supplies frequency (mhz) distortion (dbc) ?30 ?40 ?50 ?60 ?70 ?80 ?90 ?100 ?110 ?120 ?130 0.1 1 10 100 r l, dm = 200 r l, dm = 1000 v s = +5v v out, dm = 2v p-p 04770-023 figure 8. second harmonic distortion at v s = 5 v at various loads frequency (mhz) gain (db) ?3 1 10 100 1000 9 0 3 6 v out, dm = 2v p-p +85c ?40c +25c 04770-021 figure 9. large signal frequency response at various temperatures frequency (mhz) gain (db) 6.9 6.7 6.6 6.4 6.2 6.0 6.8 6.3 6.5 6.1 5.9 1 10 100 1000 v out, dm = 200mv p-p v out, dm = 2v p-p 04770-022 figure 10. 0.1 db flatness frequency (mhz) distortion (dbc) ?30 ?40 ?50 ?60 ?70 ?80 ?90 ?100 0.1 1 10 100 r l, dm = 1000 r l, dm = 200 v s = +5v v out, dm = 2v p-p 04770-024 figure 11. third harmonic distortion at v s = 5 v at various loads
ad8134 rev. a | page 8 of 20 frequency (mhz) distortion (dbc) ?30 ?40 ?50 ?60 ?70 ?90 ?80 ?100 ?110 ?120 0.1 1 10 100 r l, dm = 1000 r l, dm = 200 v out, dm = 2v p-p 04770-025 figure 12. second harmonic distortion at v s = 5 v at various loads 5ns/div v s = +5v v s = 5v v out, dm = 200mv p-p v out, dm (mv) 200 100 50 0 ?50 ?100 ?200 04770-009 figure 13. small signal transient response for various power supply voltages v out, dm 100ns/div voltage (v) 10 8 6 4 2 0 ?8 ?6 ?4 ?2 ?10 2 v in, dm 04770-014 figure 14. over drive recovery frequency (mhz) distortion (dbc) ?30 ?40 ?50 ?60 ?70 ?90 ?80 ?100 ?110 ?130 ?120 0.1 1 10 100 r l, dm = 200 r l, dm = 1000 v out, dm = 2v p-p 04770-026 figure 15. third harmonic distortion at v s = 5 v at various loads 5ns/div v s = +5v v s = 5v v out, dm = 2v p-p v out, dm (v) 1.0 0.5 0 ?0.5 ?1.0 04770-008 figure 16. large signal transient response for various power supply voltages +0.1% ?0.1% settling time error 2mv/div v in, dm 250mv/div t = 0 10ns/div 04770-012 figure 17. settling time (0.1%)
ad8134 rev. a | page 9 of 20 v outn v on output pull-down voltage (v) 2 1 0 ?4 ?3 ?2 ?1 ?5 100ns/div r l, dm = single-ended output 04770-013 figure 18. output pull-down response frequency (hz) noise (nv hz) 1000 100 10 10 100 1k 10k 100k 1m 10m 100m 04770-027 figure 19. output-referred voltage noise vs. frequency frequency (mhz) output balance error (db) 0 ?20 ?10 ?40 ?30 ?60 ?50 ?80 ?70 ?100 ?90 1 10 100 500 v s = +5v v s = 5v v out, dm = 2v p-p v out, cm / v out, dm 04770-028 figure 20. output balance vs. frequency frequency (mhz) common-mode rejection (db) ?30 ?35 ?40 ?45 ?50 ?55 ?60 ?65 1 10 100 1000 v s = 5v v s = +5v v out, dm / v in, cm v in, cm = 200mv p-p 04770-015 figure 21. common-mode reje ction ratio vs. frequency frequency (mhz) psrr (db) 10 ?10 0 ?30 ?20 ?50 ?40 ?60 ?70 0.1 1 10 100 1000 psrr? psrr+ v out, dm / v s 04770-029 figure 22. power supply reje ction ratio vs. frequency frequency (mhz) isolation (db) ?40 ?60 ?50 ?70 ?80 ?90 ?110 ?100 1 10 100 1000 v in, dm = 2v p-p v in, dm = 200mv p-p red to green v out, dm g/ v in, dm r 04770-011 figure 23. amplifier-to-amplifier isolation vs. frequency
ad8134 rev. a | page 10 of 20 frequency (mhz) output pull-down isolation (db) ?30 ?36 ?38 ?34 ?32 ?40 ?42 ?44 ?46 ?48 ?50 0.1 1 10 100 1000 v in = 2v p-p v out, dm /v in, dm with output pull-down 04770-016 5v single-ended output voltage swing (v) load ( ) 4.5 2.5 3.5 1.5 0.5 ?1.5 ?0.5 ?2.5 ?3.5 ?4.5 100 1000 10000 v s = +5v v s = 5v +5v single-ended output voltage swing (v) 5 4 3 1 0 2 04770-033 figure 27. output saturation voltage vs. output load figure 24. output pull-down isolation vs. frequency 5v single-ended output voltage (v) temperature ( c) 4.0 3.5 3.0 2.5 2.0 1.5 1.0 ?40 ?25 ?5 15 35 55 75 85 v s = +5v v s = 5v 4.0 3.5 3.0 2.5 2.0 1.5 1.0 +5v single-ended output voltage swing (v) 5.0 4.0 3.5 4.5 04770-031 5v single-ended output voltage (v) temperature ( c) ?1.0 ?1.5 ?2.0 ?2.5 ?3.0 ?3.5 ?40 ?25 ?5 15 35 55 75 85 v s = +5v v s = 5v r l, dm = 200 +5v single-ended output voltage swing (v) 1.5 0.5 0 1.0 04770-032 figure 25. positive output saturation voltage vs. temperature figure 28. negative output satu ration voltage vs. temperature temperature ( c) supply current (ma) 40 30 35 20 25 10 15 5 0 ?40 ?30 10 ?10 70 50 30 85 v s = +5v v s = 5v 04770-030 figure 26. power supply current vs. temperature
ad8134 rev. a | page 11 of 20 output amplitude (v) 3.5 3.0 2.5 2.0 1.5 sync amplitude (v) 30 25 20 15 5 0 ?5 10 1.0 0.5 0 red blue green v s = +5v h sync 5ns v sync 04770-010 figure 29. output common-mode signals for various sync pulse inputs
ad8134 rev. a | page 12 of 20 theory of operation each differential driver in the ad8134 differs from a conventional op amp in that it has two outputs whose voltages move in opposite directions. like an op amp, it relies on high open-loop gain and negative feedback to force these outputs to the desired voltages. the ad8134 drivers make it easy to perform single-ended-to-differential conversion, common- mode level-shifting, and amplification of differential signals. previous differential drivers, both discrete and integrated designs, are based on using two independent amplifiers and two independent feedback loops, one to control each of the outputs. when these circuits are driven from a single-ended source, the resulting outputs are typically not well balanced. achieving a balanced output has typically required exceptional matching of the amplifiers and feedback networks. dc common-mode level-shifting has also been difficult with previous differential drivers. level-shifting has required the use of a third amplifier and feedback loop to control the output common-mode level. sometimes, the third amplifier has also been used to attempt to correct an inherently unbalanced circuit. excellent performance over a wide frequency range has proven difficult with this approach. each of the ad8134 drivers uses two feedback loops to separately control the differential and common-mode output voltages. the differential feedback, set by the internal resistors, controls the differential output voltage only. the internal common-mode feedback loop controls the common-mode output voltage only. this architecture makes it easy to arbitrarily set the output common-mode level by simply applying a voltage to the v ocm input. the output common- mode voltage is forced, by internal common-mode feedback, to equal the voltage applied to the v ocm input, without affecting the differential output voltage. the v ocm inputs are not available to the user but are internally connected to the sync-on-common- mode circuitry. the ad8134 architecture results in outputs that are highly balanced over a wide frequency range without requiring external components or adjustments. the common-mode feedback loop forces the signal component of the output common-mode voltage to be zeroed. the result is nearly perfectly balanced differential outputs of identical amplitude that are exactly 180 apart in phase. definition of terms differential voltage differential voltage refers to the difference between two node voltages that are balanced with respect to each other. for example, in figure 30 , the output differential voltage (or equivalently output differential mode voltage) is defined as v out, dm = (v op ? v on ) common-mode voltage refers to the average of two node voltages with respect to a common reference. the output common-mode voltage is defined as 2 )( , on op cmout vv v + = output balance output balance is a measure of how well the differential output signals are matched in amplitude and how close they are to exactly 180 apart in phase. balance is easily determined by placing a well-matched resistor divider between the differential output voltage nodes and comparing the magnitude of the signal at the dividers midpoint with the magnitude of the differential signal. by this definition, output balance error is the magnitude of the change in output common-mode voltage divided by the magnitude of the change in output differential- mode voltage in response to a differential input signal dmout cmout v v error balance output , , = analyzing an application circuit the ad8134 uses high open-loop gain and negative feedback to force its differential and common-mode output voltages to minimize the differential and common-mode input error voltages. the differential input error voltage is defined as the voltage between the differential inputs labeled v ap and v an in figure 30 . for most purposes, this voltage can be assumed to be zero. similarly, the difference between the actual output common-mode voltage and the voltage applied to v ocm can also be assumed to be zero. starting from these two assumptions, any application circuit can be analyzed. closed-loop gain the differential mode gain of the circuit in figure 30 can be described by 2 == g f in,dm out,dm r r v v where r f = 1.5 k and r g = 750 nominally. r g v ap v an v ip v in + v in, dm ? v ocm v on v op v out, dm r g r f r f r l, dm 04770-005 figure 30. circuit definitions
ad8134 rev. a | page 13 of 20 calculating an application circuits input impedance the effective input impedance of a circuit such as that in figure 30 at v ip and v in depends on whether the amplifier is being driven by a single-ended or differential signal source. for balanced differential input signals, the differential input impedance, r in, dm , between the inputs v ip and v in is simply r in,dm = 2 r g = 1.5 k in the case of a single-ended input signal (for example, if v in is grounded and the input signal is applied to v ip ), the input impedance becomes () k ? 125.1 2 1 = ? ? ? ? ? ? ? ? ? ? ? ? + ? = fg f g in rr r r r the circuits input impedance is effectively higher than it would be for a conventional op amp connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the input resistor r g . input common-mode voltage range in single-supply applications the inputs of the ad8134 are designed to facilitate level- shifting of ground referenced input signals on a single power supply. for a single-ended input, this would imply, for example, that the voltage at v in in figure 30 would be 0 v when the amplifiers negative power supply voltage was also set to 0 v. it is important to ensure that the common-mode voltage at the amplifier inputs, v ap and v an , stays within its specified range. since voltages v ap and v an are driven to be essentially equal by negative feedback, the amplifiers input common-mode voltage can be expressed as a single term, v acm . v acm can be calculated as 3 2 icm ocm acm vv v + = where v icm is the common-mode voltage of the input signal, that is, 2 inip icm vv v + = . driving a capacitive load a purely capacitive load can react with the output impedance of the ad8134 to reduce phase margin, resulting in high frequency ringing in the pulse response. the best way to minimize this effect is to place a small resistor in series with each of the amplifiers outputs to buffer the load capacitance. output pull-down (opd) the ad8134 has an opd pin that when pulled high significantly reduces the power consumed while simultaneously pulling the outputs to within less than 1 v of v s? when used with series diodes (see the applications section). the equivalent schematic of the output in the output pull-down state is shown in figure 31 . (the esd diodes shown in figure 31 are for esd protection and are distinct from the series diodes used with the output pull-down feature.) see figure 18 and figure 24 for the output pull-down transient and isolation performance. the threshold levels for the opd input pin are referenced to the positive power supply and are listed in the specifications tables. when the opd pin is pulled high, the ad8134 enters the output pull-down state. v out v cc pull-down (output is pulled down when switch is closed) v s v s+ esd diode esd diode 04770-006 figure 31. output pull-do wn equivalent circuit
ad8134 rev. a | page 14 of 20 sync-on-common-mode on a single 5 v supply, the sync-on-common-mode circuit can be used by directly applying the h sync and v sync signals to the respective ad8134 inputs. the logic thresholds of the h sync and v sync inputs are nominally set at (v s+ ? v s? )/4, using a resistor divider with an impedance of approximately 200 k. this allows the inputs to be driven beyond the rails without logic inversion and maintains fast switching speeds. the robustness of the h sync and v sync inputs therefore allows them to be driven directly off the output of a computer video card without concern of overdriving the inputs. the input path from h sync and v sync inputs to the switches in the current mode level-shifting circuit are well matched to eliminate false switching transients. this maximizes common-mode balance and minimizes radiated energy. the ad8134 drives rgb video signals over utp cable. the balance of the differential outputs is trimmed to ensure low radiated energy from each of the twisted pairs. the common- mode outputs of each of the r, g, and b differential outputs are set using the circuit in figure 32 . this circuit embeds the horizontal and vertical sync pulses on the three common-mode outputs in a way that also results in low radiated energy. for a more detailed description of the sync scheme, see the applications section. the sync-on-common-mode circuit generates a current based on the sync level input pin (pin 18). with sync level input tied to v s? , the common-mode output of all drivers is set at (v s+ + v s? )/2. using a resistor divider, a voltage can be applied between v s? and sync level that determines the maximum deviation of the common-mode outputs from their midsupply level. if, for instance, sync level ? v s? = 0.5 v and the supply voltage is 5 v, then the common-mode outputs fall within an envelope of 2.5 v 0.5 v. the state of each v out, cm output based on the h sync and v sync inputs is determined by the equations defined in the applications section. the sync-on-common-mode circuit can be used with 5 v supplies, but in this case, the h sync and v sync logic signals require level-shifting. level-shifting details are provided in the applications section. h v v h hr r r r r r h v v s? blue v ocm sync level h sync v sync v s+ h v h r v mirror mirror v v v red v ocm green v ocm 04770-007 figure 32. sync-on-common-mode simplified circuit
ad8134 rev. a | page 15 of 20 applications driving rgb video over cat-5 cable the ad8134 is a device whose foremost application is driving rgb video signals over utp cable in kvm networks. single- ended video signals are easily converted to differential signals for transmission over the cable, and the internally fixed gain of 2 automatically compensates for the losses incurred by the source and load terminations. the ad8134 can be used in all of the typical kvm network topologies, including daisy-chained, star, and point-to-point. figure 33 shows the ad8134 in a triple, single-ended-to-differential application in a daisy- chained network when driven from a 75 video source. utp r utp g utp b r 1.5k red video source green video source blue video source 1.5k ad8134 750 80.6 38.3 38.3 38.3 750 49.9 49.9 75 g 1.5k 1.5k 750 80.6 output pull-down 750 49.9 49.9 75 b 1.5k 1.5k 750 80.6 750 opd 49.9 49.9 75 0.1 f on all v s+ pins +5v v s+ v s? 04770-002 figure 33. ad8134 in single-ended-to-differential applicat ion on single 5 v supply (sync pulse encoding not shown)
ad8134 rev. a | page 16 of 20 how to apply the output pull-down feature the output pull-down feature, when used in conjunction with series schottky diodes, offers a convenient means to connect a number of transmitters together to form a video network. the opd pin is a binary input that controls the state of the ad8134 outputs. its binary input level is referenced to the most positive power supply (see the specifications section for the logic levels). when the opd input is driven to its low state, the ad8134 output is enabled and operates in its normal fashion. in this state, the sync-on-common-mode circuitry provides a midsupply voltage and encoded sync pulses on the output common-mode voltage. the midsupply voltage is used to forward bias the series diodes, allowing the ad8134 to transmit signals over the network. when the opd input is driven to its high state the outputs of the ad8134 are forced to a low voltage irrespective of the levels on the sync inputs. this reverse-biases the series diodes and presents a high impedance to the network. this feature allows a three-state output to be realized that maintains its high impedance state even when the ad8134 is not powered. this condition can occur in kvm networks where the ad8134s do not all reside in the same module, and where some modules in the network are not powered. it is recommended that the output pull-down feature only be used in conjunction with series diodes in such a way as to ensure that the diodes are reverse-biased when the output pull- down feature is asserted because some loading conditions can prevent the output voltage from being pulled all the way down. kvm networks in daisy-chained kvm networks, the drivers are distributed along one cable and a triple receiver is located at one end. schottky diodes in series with the driver outputs are biased such that the one driver that is transmitting video signals has its diodes forward- biased and the disabled drivers have their diodes reverse-biased. the output common-mode voltage, set by the sync-on-common- mode circuitry, supplies the forward-biased voltage. when the output pull-down feature is asserted, the differential outputs are pulled to a low voltage, reverse-biasing the diodes. in star networks, all cables radiate out from a central hub, which contains a triple receiver. the series diodes are all located at the receiver in the star network. only one ray of the star is transmitting at a given time, and all others are isolated by reverse-biased diodes. diode biasing is controlled in the same way as in the daisy-chained network. in the daisy-chained and star networks that use diodes for isolation, return paths are required for the common-mode currents that flow through the series diodes. a common-mode tap can be implemented at each receiver by splitting the 100 termination resistor into two 50 resistors in series. the diode currents are routed from the tap between the 50 resistors back to the respective transmitters over one of the wires of the fourth twisted pair in the utp cable. series resistors in the common-mode path are generally required to set the desired diode current. in point-to-point networks, there is one transmitter and one receiver per cable, and the switching is generally implemented with a crosspoint switch. in this case, there is no need to use diodes or the output pull-down feature. diode and crosspoint switching are by no means the only type of switching that can be used with the ad8134. many other types of mechanical, electromechanical, and electronic switches can be used. video sync-on-common-mode in computer video applications, the horizontal and vertical sync signals are often separate from the video information signals. for example, in typical computer monitor applications, the red, green, and blue (rgb) color signals are transmitted over separate cables, as are the vertical and horizontal sync signals. when transmitting these types of video signals over long distances on utp cable, it is desirable to reduce the required number of physical channels. one way to do this is to encode the vertical and horizontal sync signals as weighted sums and differences of the output common-mode signals. the rgb color signals are each transmitted differentially over separate physical channels. the fact that the differential and common-mode signals are orthogonal allows the rgb color and sync signals to be separated at the channels receiver. cat-5 cable contains four balanced twisted-pair physical channels that can support both differential and common-mode signals. transmitting typical computer monitor video over this cable can be accomplished by using three of the twisted pairs for the rgb and sync signals and one wire of the fourth pair as a return path for the schottky diode bias currents. each color is transmitted differentially, one on each of the three pairs, and the encoded sync signals are transmitted among the common- mode signals of each of the three pairs. to minimize emi from the sync signals, the common-mode signals on each of the three pairs produced by the sync encoding scheme induce electric and magnetic fields that for the most part cancel each other. a conceptual block diagram of the sync encoding scheme is presented in figure 34 . since the ad8134 has the sync encoding scheme implemented internally, the user simply applies the horizontal and vertical sync signals to the appropriate inputs. (see the specifications tables for the definitions of the high and low levels of the horizontal and vertical sync pulse voltages).
ad8134 rev. a | page 17 of 20 ?out r +out r ?out g +out g ?out b +out b v ocm weighting equations: red v ocm = k (v sync ? h sync ) + v midsupply green v ocm = k (?2v sync ) + v midsupply blue v ocm = k (v sync + h sync ) + v midsupply +in r ?in r v sync h sync sync level +in g ?in g +in b ?in b r 1.5k 1.5k ad8134 750 750 g 1.5k 1.5k 750 750 v ocm v ocm v ocm b 1.5k 1.5k 750 750 opd 2 04770-003 2 2 2 figure 34. ad8134 sync-on-co mmon-mode encoding scheme 0 0.5 1.0 1.5 2 .0 4 .0 3.5 4 .5 2 .5 3.0 5.0 0.98 0.99 1.00 1.01 1.03 1.04 1.05 1.02 1.06 1.07 time ( s) h sync v sync 2 .0 2 .1 2 .2 2 .3 2 .4 2 .9 2 .8 3.0 2 .5 2 .6 2 .7 3.1 r g b 04770-004 figure 35. ad8134 sync-on-common-mod e signals in single 5 v application the transmitted common-mode sync signal magnitudes are scaled by applying a dc voltage to the sync level input, referenced to the negative supply. the difference between the voltage applied to the sync level input and the negative supply sets the peak deviation of the encoded sync signals about the midsupply common-mode voltage. for example, with the sync level input set at v s? + 500 mv, the deviation of the encoded sync pulses about the nominal midsupply common- mode voltage is typically 500 mv. the equations in figure 34 describe how the v sync and h sync signals are encoded on each colors midsupply common-mode signal. in these equations, the weights of the v sync and h sync signals are 1 (+1 for high, ?1 for low), and the constant k is equal to the peak deviation of the encoded sync signals. figure 35 shows how the sync signals appear on each common- mode voltage in a single 5 v supply application when the voltage applied to the sync level input is 500 mv. a typical setting for the sync level voltage is 500 mv above the negative supply. level-shifting sync pulses on 5 v supplies the vertical and horizontal sync pulses received from a computer video port are generally referenced to ground. when using 5 v supplies, these pulses must be level-shifted before being applied to the negative-supply referenced v sync and h sync inputs because these inputs are referenced to the negative supply. the circuit shown in figure 36 provides the proper sync pulse level-shifting for a negative supply voltage of ?5 v. the vertical and horizontal sync pulses each require a level-shift circuit. 6.04k 2.21k level-shifted sync pulse to ad8134 g round-referenced sync pulse 1k v s ? 2n3906 04770-035 figure 36. level-shifting sync pulses on 5 v supplies
ad8134 rev. a | page 18 of 20 layout and power supply decoupling considerations standard high speed pcb layout practices should be adhered to when designing with the ad8134. a solid ground plane is recommended and good wideband power supply decoupling networks should be placed as close as possible to the supply pins. small surface-mount ceramic capacitors are recommended for these networks, and tantalum capacitors are recommended for bulk supply decoupling. amplifier-to-amplifier isolation the least amount of isolation between the three amplifiers exists between amplifier r and amplifier g. this is therefore viewed as the worst-case isolation and is what is reflected in the specifications tables and typical performance characteristics . refer to the basic test circuit in figure 5 for test conditions. exposed paddle (ep) the 24-lead lfcsp package has an exposed paddle on the underside of its body. to achieve the specified thermal resistance, it must have a good thermal connection to one of the pcb planes. the exposed paddle must be soldered to a pad on top of the board that is connected to an inner plane with several thermal vias.
ad8134 rev. a | page 19 of 20 outline dimensions * compliant to jedec standards mo-220-vggd-2 except for exposed pad dimension 1 24 6 7 13 19 18 12 * 2.45 2.30 sq 2.15 0.60 max 0.50 0.40 0.30 0.30 0.23 0.18 2.50 ref 0.50 bsc 12 max 0.80 max 0.65 typ 0.05 max 0.02 nom 1.00 0.85 0.80 seating plane pin 1 indicator top view 3.75 bsc sq 4.00 bsc sq pin 1 indicator 0.60 max coplanarity 0.08 0.20 ref 0.23 min exposed pa d (bottomview) figure 37. 24-lead lead frame chip scale package [lfcsp_vq] 4 mm 4 mm body, very thin quad (cp-24-2) dimensions shown in millimeters ordering guide model temperature package package description package outline AD8134ACP-R2 ?40c to +85c 24-lead lfcsp_vq cp-24-2 ad8134acp-reel ?40c to +85c 24-lead lfcsp_vq cp-24-2 ad8134acp-reel7 ?40c to +85c 24-lead lfcsp_vq cp-24-2 ad8134acpz-r2 1 ?40c to +85c 24-lead lfcsp_vq cp-24-2 ad8134acpz-reel 1 ?40c to +85c 24-lead lfcsp_vq cp-24-2 ad8134acpz-reel7 1 ?40c to +85c 24-lead lfcsp_vq cp-24-2 1 z = pb-free part.
ad8134 rev. a | page 20 of 20 t notes ? 2005 analog devices, inc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. d04770-0-10/05(a) ttt


▲Up To Search▲   

 
Price & Availability of AD8134ACP-R2

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X